

## Embedded Systems



## Basic Components of Computer

- CPU
- Memory
- I/O

Motherboard





## Microcontrollers



A single chip (SoC)





## LPC 1768





#### Microprocessor vs Microcontroller

| SI.no | Microprocessor                                                                                                               | Microcontroller                                                                                                |
|-------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 1     | General purpose processor                                                                                                    | Specific application controller                                                                                |
| 2     | Contains no RAM, no ROM, no I/O ports<br>on chip itself.                                                                     | Contains RAM, ROM, I/O ports on chip itself                                                                    |
| 3     | Size of RAM/ROM canvary                                                                                                      | Size of RAM/ROM is fixed                                                                                       |
| 4     | Makes the system bulkier                                                                                                     | Make the system compact                                                                                        |
| 5     | More expensive                                                                                                               | Less expensive                                                                                                 |
| 6     | It has less bit handling instructions                                                                                        | It has more bit handling instructions                                                                          |
| 7     | Less number of pins have multiplexed functions                                                                               | more number of pins have multiplexed functions                                                                 |
| 8     | More flexible in designer point of view                                                                                      | Less flexible in designer point of view                                                                        |
| 9     | Limited power saving options compared<br>to microcontrollers                                                                 | Includes lot of power saving features                                                                          |
| 10    | Eg: Desktop PC,8086,i7                                                                                                       | Eg: Digital Camera,8051,msp430                                                                                 |
| 11    | Execution faster                                                                                                             | Compared to µp slower                                                                                          |
| 12    | More general purpose registers                                                                                               | Less number of gen purpose registers                                                                           |
| 13    | More addressing modes                                                                                                        | Less addressing modes                                                                                          |
| 14    | Design time is more                                                                                                          | Application design time less                                                                                   |
| 15    | Microprocessors are based on von<br>Neumann model/architecture where<br>program and data are stored in same<br>memory module | Micro controllers are based on<br>Harvard architecture where program<br>memory and Data memory are<br>separate |
| 16    | Cannot be used in compact systems and<br>hence inefficient                                                                   | Can be used in compact systems and<br>hence it is an efficient technique                                       |
| 17    | Example code: ADD AX,BX ADD AX,CX ADD AX,DX                                                                                  | Example code:<br>MOV A, #2fh<br>MOV B, #2fh<br>ADD A, B                                                        |
| 18    | It cannot be used as stand alone                                                                                             | Can be used as stand alone.                                                                                    |
| 19    | May or may not be real-time application<br>oriented                                                                          | Real-time application oriented                                                                                 |
| 20    | Fig:a                                                                                                                        | Fig :b                                                                                                         |





Fig: (a) Microprocessor

Fig: (b) Microcontroller



## Microcontrollers





## Embedded System General Block Diagram





## Embedded systems overview

- Embedded computing systems
  - Computing systems embedded within electronic devices
  - Nearly any computing system other than a desktop computer
  - Billions of units produced yearly, versus millions of desktop units







Lots more of these, though they cost a lot less each.



# Some common characteristics of embedded systems

- Single-functioned
  - Executes a single program, repeatedly
- Tightly-constrained
  - Low cost, low power, small, fast, etc.
- Reactive and real-time
  - Continually reacts to changes in the system's environment
  - Must compute certain results in real-time without delay



# An embedded system example -- a digital camera



- Single-functioned -- always a digital camera
- Tightly-constrained -- Low cost, low power, small, fast
- Reactive and real-time -- only to a small extent



- RISC Reduced Instruction Set Computer
- CISC Complex Instruction Set Computer
- 1. One of the major characteristics of RISC architecture is a large number of registers. All RISC architectures have at least 8 or 16 registers. Of these 16 registers, only a few are assigned to a dedicated function. One advantage of a large number of registers is that it avoids the need for a large stack to store parameters.
- 2. RISC processors have a fixed instruction size. In a CISC microprocessors such as the x86, instructions can be 1, 2, 3, or even 5 bytes. For example, look at the following instructions in the x86:



3. RISC processors have a small instruction set. RISC processors have only basic instructions such as ADD, SUB, MUL, LOAD, STORE, AND, OR, EOR, CALL, JUMP, and so on.

The limited number of instructions is one of the criticisms leveled at the RISC processor because it makes the job of Assembly language programmers much more tedious and difficult compared to CISC Assembly language programming.

This is one reason that RISC is used more commonly in high-level language environments such as the C programming language rather than Assembly language environments.



- 4. The most important characteristic of the RISC processor is that more than 99% of instructions are executed with only one clock cycle, in contrast to CISC instructions.
- 5. RISC processors have separate buses for data and code.



## Microcontroller Architectures



Von Neumann Architecture



Harvard Architecture



6. Because CISC has such a large number of instructions, each with so many different addressing modes, microinstructions (microcode) are used to implement them.

RISC instructions, however, due to the small set of instructions, are implemented using the hardwire method.

- 7. RISC uses load/ store architecture. In CISC microprocessors, data can be manipulated while it is still in memory.
- 8. Memory Mapped IO in RISC and IO mapped IO in CISC





N,Z,C,V flags Bit No. 31, 30, 29. 28





## Addressing Modes

The way in which an operand is specified in an instruction is called Addressing Mode

- 1. Register MOV R0. R1
- 2. Immediate MOV R0, #1
- 3. Register Indirect- LDR R0, [R1] STR R0, [R1]
- 4. Indexed



## Addressing modes

| Indexed<br>Addressing<br>Mode | Syntax              | Pointing<br>Location<br>in<br>Memory | Rm Value<br>After<br>Execution |
|-------------------------------|---------------------|--------------------------------------|--------------------------------|
| Preindex                      | LDR Rd,<br>[Rm,#k]  | Rm+#k                                | Rm                             |
| Preindex<br>with WB*          | LDR Rd,<br>[Rm,#k]! | Rm+#k                                | Rm + #k                        |
| Postindex                     | LDR Rd,<br>[Rm],#k  | Rm                                   | Rm + #k                        |

<sup>\*</sup>WB means Writeback

<sup>\*\*</sup> Rd and Rm are any of registers and #k is a signed 12-bit immediate value between -4095 and +4095



## Load/Store Byte/Half Word

LDRB – Load Byte

LDRH – Load Halfword

LDRSB – Load Signed byte

LDRSH – Load Signed Halfword

STRH – Store Halfword

Note: For all these instructions — Indirect/Indexed addressing modes are applicable)



#### MOV instruction

MOV Rd, Rn

MOV Rd, #0x12

MOVW Rd, #0x1234 (Move Word)

MOVT Rd, #0x1234 (Move Top)

MVN Rd, Rn (Move Negative)

MVN Rd, #0x12

MSR Special\_Function\_Reg, Rn (Move SFR from Register)

MRS Rn, Special\_Function\_Reg (Move Register from SFR)



#### ADD instruction

ADD Rd, Rn, opr2; Rd ←Rn+opr2 (addition)

ADC Rd, Rn, opr2; Rd  $\leftarrow$  Rn + opr2 + C

Flags not affected.

Use S suffix to update flags: ADDS, ADCS



#### **SUBTRACT**

SUB Rd, Rn, opr2; Rd ←Rn-opr2 (Subtract)

SBC Rd, Rn, opr2; Rd ← Rn -opr2 – (1- C) (Subtract with Carry)

RSB Rd, Rn, opr2; Rd ←opr2-Rn (Reverse Subtract)

RSC Rd, Rn, opr2; Rd  $\leftarrow$  opr2-Rn – (1-C) (Reverse Subtract with Carry

Flags not affected.

Use S suffix to update flags: SUBS, SBCS, RSBS, RSCS



#### **MULTIPLICATION**

```
MUL Rd, Rn, Rm ; Rd = Rn \times Rm (Multiply)
MLA Rd, Rs1, Rs2, Rs3 ; Rd = (Rs1 \times Rs2) + Rs3 (Multiply and
Accumulate)
MLS Rd, Rm, Rs, Rn; Rd = Rn - (Rs \times Rm) (Multiply and Subtract)
UMULL RdLo, RdHi, Rn, Rm; RdHi:RdLo = Rm \times Rn (Unsigned)
Multiply Long)
UMLAL RdLo, RdHi, Rn, Rm; RdHi: RdLo = (Rm × Rn) +
(RdHi:RdLo) (Unsigned Multiply and Accumulate Long)
SMULL Rdlo, Rdhi, Rn, Rm; Rdhi:Rdlo = Rm × Rn (Signed)
Multiply Long)
SMLAL Rdlo, Rdhi, Rn, Rm; Rdhi: Rdlo = (Rm × Rn) + (Rdhi: Rdlo)
(Signed Multiply and Accumulate Long)
```

Flags not affected.



#### LOGICAL INSTRUCTIONS

AND Rd, Rn, Op2

ORR Rd, Rn, Op2

ORN Rd, Rn, Op2

EOR Rd, Rn, Op2

Rd = Rn ANDed Op2

Rd = Rn ORed with Op2

;Rd = Rn ORed with 1's comp of Op2

Rd = Rn XORed Op2

Flags not affected.

Use S suffix to update flags

ΓEQ Rn, Op2

;performs Rn Ex-OR Op2

TST Rn, Op2

;performs Rn AND Op2

Flags N,Z affected



#### SHIFT AND ROTATE

LSL Rd, Rn, Op2

C MSB LSB 0

LSR Rd, Rn, Op2



ASR Rd, Rn, Op2

ROR Rd, Rn, Op2



RRX Rd, Rm

;Rd = rotate Rm right 1 bit position

Flags not affected.

Use S suffix to update flags





## Compare Instructions

CMP

Compare

Flags: Affected: V, N, Z, C.

Format:

CMP Rn,Op2

;sets flags as if

"Rn-Op2"

**CMN** Compare Negative

Flags: Affected: V, N, Z,C.

Format:

CMN Rn,Op2

;sets flags as if "Rn +

Op2"



B Branch (unconditional jump)

Flags: Unchanged.

Format: B target ;jump to target address

Bxx Branch Conditional

Flags: Unaffected.

Format: Bxx target ;jump to target upon

condition



| Instr | uction          | Condition   |
|-------|-----------------|-------------|
| BCS   | Branch if Carry | jump if     |
|       | Set             | C=1         |
| BCC   | Branch if Carry | jump if     |
|       | Clear           | C=0         |
| BEQ   | Branch if Equal | jump if Z=1 |
| BNE   | Branch if Not   | jump if Z=0 |
|       | Equal           |             |
| BMI   | Branch if       | jump if     |
|       | Minus/Negative  | N=1         |
| BPL   | Branch if       | jump if     |
|       | Plus/Positive   | N=0         |
| BVS   | Branch if       | jump if     |
|       | Overflow        | V=1         |
| BVC   | Branch if No    | jump if     |
|       | overflow        | V=0         |

Based on single flag



"B condition" where the condition refers to the comparison of unsigned numbers. After a compare (CMP Rn,Op2) instruction is executed, C and Z indicate the result of the comparison, as follows:

|          | C | Z |  |
|----------|---|---|--|
| Rn > Op2 | 1 | 0 |  |
| Rn = Op2 | 1 | 1 |  |
| Rn < Op2 | 0 | 0 |  |

Based on multiple flags



| Instru | ıction                                 | Condition              |
|--------|----------------------------------------|------------------------|
| ВНІ    | Branch if<br>Higher                    | jump if C=1<br>and Z=0 |
| BEQ    | Branch if Equal                        | Z=1                    |
| BLS    | Branch if Lower or same                | jump if C=0<br>or Z=1  |
| BLO    | Brach if lower                         | C=0 and Z=0            |
| BHS    | BHS Brach if Higher or same C=1 or Z=1 |                        |

For unsigned comparison



| Rn > Op2 | V=N or Z=0     |  |
|----------|----------------|--|
| Rn = Op2 | Z=1            |  |
| Rn < Op2 | V inverse of N |  |

For the signed comparison

| Instru | ction                      |                        |
|--------|----------------------------|------------------------|
| BGE    | Branch Greater<br>or Equal | V=N or Z=1             |
| BLT    | Branch Less<br>than        | V is inverse N and Z=0 |
| BGT    | Branch Greater<br>than     | V=N and Z=0            |
| BLE    | Branch Less or<br>Equal    | Vis inverse N or Z=1   |
| BEQ    | Branch if<br>Equal         | jump if Z = 1          |



## BCD to HEX

```
AREA MYCODE, CODE, READONLY
          ENTRY
          EXPORT Reset Handler
Reset Handler
        ldr r0,=bcd
        ldr rl, [r0]
        and r2, r1, #0x000000f0
        lsr r2, r2, #4
        and r3, r1, #0x0000000f
        mov r4, #10 ; or ox0A
        mla r5, r2, r4, r3
        ldr r0,=hex
        str r5, [r0]
stop
        B stop
        DCD 0x98
bcd
        AREA datal, DATA
hex
        dcd 0
        end
```



## Function Call & Return

BL Branch with Link (this is Call instruction)

Flags: Unchanged.

Format: BL Subroutine\_Addr ;transfer

BX Branch Indirect (BX LR is used for

Return)

Flags: Unchanged.

Format: BX Rm ;BX LR is used for Return

from a subroutine



## Function Call & Return

```
BL HEX_BCD; call HEX_BCD
   MOV R0,R1
HERE B HERE
HEX_BCD MOV R4,R5
   BX LR; Return
```



### PUSH and POP

**PUSH** register onto stack PUSH

Flags: Unaffected.

Format:

PUSH {reg\_list} ;PUSH reg\_list

onto stack

**POP** register from Stack POP

Flags: Unaffected.

Format:

POP {reg\_list} ;reg\_reg = words off top

of stack



## PUSH and POP

PUSH {R1,R3-R5}; same as PUSH {R1,R3,R4,R5} POP {R1,R3-R5} Example: LDR R13,=0x10000010 LDR R1,=0x12345678 LDR R3,=0x89ABCDEF LDR R4,=-2 LDR R5,=0x98765432 PUSH {R1,R3-R5} POP {R2,R6-R8} R13 = 0x10000000R2 = 0x12345678

R6=0x89ABCDEF...

0x100000100x1000000F 98 0x1000000E 76 0x1000000D 54 0x1000000C 32 0x1000000B FF 0x1000000A FF 0x10000009 FF 0x10000008FE 0x10000007 89 0x10000006 **AB** 0x10000005 **CD** 0x10000004 EF 0x10000003 12 0x10000002 34 0x10000001 56 0x10000000 **78** 



## BCD addition

```
AREA
                  MYCODE, CODE, READONLY
      ENTRY
      EXPORT Reset Handler
Reset Handler
;;;;;;;;User Code Starts from the next line;;;;
        ldr r0,=res
        ldr r3,=numl
        ldr r4,=num2
        ldr r1, [r3]
        ldr r2, [r4]
        mov r8, #2
        mov r8, #8
        mov r3, rl
loop
        mov r4, r2
        and r3, #mask
        and r4, #mask
        add r6, r3, r4
        add r6, r6, r5
        cmp r6, #0x0a
        blo rcarryl
```



## BCD addition

```
mov r5,#1
        sub r6, #0x0a
        b next
rcarryl mov r5,#0
next lsr rl, #4
       lsr r2, #4
        orr r7, r6
        ror r7,#4
        sub r8, #1
        teq r8,#0
       bne loop
nextl
        str r7, [r0], #4
        str r5, [r0]
stop b stop
numl DCD 0x99999999
num2 DCD 0x99999999
mask equ 0x0f
       AREA datal, DATA
res
     DCD 0,0
        end
```



#### HEX to BCD

## AREA Example4, CODE, READONLY ENTRY

#### Reset\_Handler

ldr r0,=hex

ldr r2,=rem

mov r5,#0

mov r7,#32

Idr r1,[r0]

bl divide

cmp r1,#0

bne up2

ldr r0,=bcd

lar r5, r7

str r5,[r0]

stop B stop

up2



## HEX to BCD

divide mov r3,#0

up1 cmp r1,#0x0a

blo down

sub r1,#0x0a

add r3,#1

b up1

down

orr r5, r1

ror r5,#4

mov r1,r3

sub r7,#4

bx Ir

hex DCD 0xfffe

AREA data1,DATA

bcd DCD 0



#### Convert NEG to POSITIVE in array

```
LDR R0, =ARRAY
MOV R1,#10
UP LDR R2, [R0], #4
CMP R2, #0
RSBLT R2, #0
STRLT R2, [R0, #-4]
SUB R1, #0
TEQ R1, #0
BNE UP
```



### Factorial using Recursion

```
AREA Example4, CODE, READONLY ENTRY
```

Reset\_Handler

ldr r1,num

ldr r13,=0x10001000

bl fact1

ldr r1,=fact

str r2,[r1]

stop

b stop

fact1

cmp r1,#1

beq exit

push {r1}

push {lr}

sub r1, #1

bl fact1



## Factorial using Recursion

```
pop {lr}
```

pop {r1}

mul r2,r1,r2

bx lr

exit

mov r2,#1

bx lr

num DCD 0x07

AREA data1,DATA

fact DCD 0

end